/usr/include/xenomai/asm-powerpc/atomic.h is in libxenomai-dev 2.5.5.2-1ubuntu2.
This file is owned by root:root, with mode 0o644.
The actual contents of the file can be viewed below.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 | /*
* Copyright (C) 2003,2004 Philippe Gerum <rpm@xenomai.org>.
*
* 64-bit PowerPC adoption
* copyright (C) 2005 Taneli Vähäkangas and Heikki Lindholm
*
* Xenomai is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published
* by the Free Software Foundation; either version 2 of the License,
* or (at your option) any later version.
*
* Xenomai is distributed in the hope that it will be useful, but
* WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
* General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with Xenomai; if not, write to the Free Software
* Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA
* 02111-1307, USA.
*/
#ifndef _XENO_ASM_POWERPC_ATOMIC_H
#define _XENO_ASM_POWERPC_ATOMIC_H
#ifdef __KERNEL__
#include <linux/bitops.h>
#include <linux/version.h>
#include <asm/atomic.h>
#include <asm/system.h>
#define xnarch_atomic_xchg(ptr,v) xchg(ptr,v)
#define xnarch_memory_barrier() smp_mb()
#ifdef CONFIG_PPC64
static __inline__ void atomic64_clear_mask(unsigned long mask,
unsigned long *ptr)
{
__asm__ __volatile__ ("\n\
1: ldarx 5,0,%0 \n\
andc 5,5,%1\n"
" stdcx. 5,0,%0 \n\
bne- 1b"
: /*no output*/
: "r" (ptr), "r" (mask)
: "r5", "cc", "memory");
}
static __inline__ void atomic64_set_mask(unsigned long mask,
unsigned long *ptr)
{
__asm__ __volatile__ ("\n\
1: ldarx 5,0,%0 \n\
or 5,5,%1\n"
" stdcx. 5,0,%0 \n\
bne- 1b"
: /*no output*/
: "r" (ptr), "r" (mask)
: "r5", "cc", "memory");
}
#define xnarch_atomic_set(pcounter,i) atomic64_set(pcounter,i)
#define xnarch_atomic_get(pcounter) atomic64_read(pcounter)
#define xnarch_atomic_inc(pcounter) atomic64_inc(pcounter)
#define xnarch_atomic_dec(pcounter) atomic64_dec(pcounter)
#define xnarch_atomic_inc_and_test(pcounter) atomic64_inc_and_test(pcounter)
#define xnarch_atomic_dec_and_test(pcounter) atomic64_dec_and_test(pcounter)
#define xnarch_atomic_set_mask(pflags,mask) atomic64_set_mask(mask,pflags)
#define xnarch_atomic_clear_mask(pflags,mask) atomic64_clear_mask(mask,pflags)
#define xnarch_atomic_cmpxchg(pcounter,old,new) \
atomic64_cmpxchg((pcounter),(old),(new))
typedef atomic64_t atomic_counter_t;
typedef atomic64_t xnarch_atomic_t;
#else /* !CONFIG_PPC64 */
/* These are defined in arch/{ppc,powerpc}/kernel/misc[_32].S on 32-bit PowerPC */
void atomic_set_mask(unsigned long mask, unsigned long *ptr);
void atomic_clear_mask(unsigned long mask, unsigned long *ptr);
#define xnarch_atomic_set(pcounter,i) atomic_set(pcounter,i)
#define xnarch_atomic_get(pcounter) atomic_read(pcounter)
#define xnarch_atomic_inc(pcounter) atomic_inc(pcounter)
#define xnarch_atomic_dec(pcounter) atomic_dec(pcounter)
#define xnarch_atomic_inc_and_test(pcounter) atomic_inc_and_test(pcounter)
#define xnarch_atomic_dec_and_test(pcounter) atomic_dec_and_test(pcounter)
#define xnarch_atomic_set_mask(pflags,mask) atomic_set_mask(mask,pflags)
#define xnarch_atomic_clear_mask(pflags,mask) atomic_clear_mask(mask,pflags)
#define xnarch_atomic_cmpxchg(pcounter,old,new) \
atomic_cmpxchg((pcounter),(old),(new))
typedef atomic_t atomic_counter_t;
typedef atomic_t xnarch_atomic_t;
#endif /* !CONFIG_PPC64 */
#else /* !__KERNEL__ */
#ifndef __powerpc64__
typedef struct { unsigned int counter; } xnarch_atomic_t;
/* Always enable the work-around for 405 boards in user-space for
now. */
#define PPC405_ERR77(ra,rb) "dcbt " #ra "," #rb ";"
#else /* __powerpc64__ */
typedef struct { unsigned long counter; } xnarch_atomic_t;
#define PPC405_ERR77(ra,rb)
#endif /* !__powerpc64__ */
#define xnarch_atomic_get(v) ((v)->counter)
#define xnarch_atomic_set(v, i) (((v)->counter) = (i))
#ifdef CONFIG_SMP
#define EIEIO_ON_SMP "eieio\n"
#define ISYNC_ON_SMP "\n\tisync"
#ifdef __powerpc64__
#define LWSYNC_ON_SMP "lwsync\n"
#else
#define LWSYNC_ON_SMP "sync\n"
#endif
#else
#define EIEIO_ON_SMP
#define ISYNC_ON_SMP
#define LWSYNC_ON_SMP
#endif
/*
* Atomic exchange
*
* Changes the memory location '*ptr' to be val and returns
* the previous value stored there.
*
* (lifted from linux/include/asm-powerpc/system.h)
*/
static __inline__ unsigned long
__xchg_u32(volatile void *p, unsigned long val)
{
unsigned long prev;
__asm__ __volatile__(
EIEIO_ON_SMP
"1: lwarx %0,0,%2 \n"
PPC405_ERR77(0,%2)
" stwcx. %3,0,%2 \n\
bne- 1b"
ISYNC_ON_SMP
: "=&r" (prev), "=m" (*(volatile unsigned int *)p)
: "r" (p), "r" (val), "m" (*(volatile unsigned int *)p)
: "cc", "memory");
return prev;
}
#if defined(__powerpc64__)
static __inline__ unsigned long
__xchg_u64(volatile void *p, unsigned long val)
{
unsigned long prev;
__asm__ __volatile__(
EIEIO_ON_SMP
"1: ldarx %0,0,%2 \n"
PPC405_ERR77(0,%2)
" stdcx. %3,0,%2 \n\
bne- 1b"
ISYNC_ON_SMP
: "=&r" (prev), "=m" (*(volatile unsigned long *)p)
: "r" (p), "r" (val), "m" (*(volatile unsigned long *)p)
: "cc", "memory");
return prev;
}
#endif
static __inline__ unsigned long
__xchg(volatile void *ptr, unsigned long x, unsigned int size)
{
switch (size) {
case 4:
return __xchg_u32(ptr, x);
#if defined(__powerpc64__)
case 8:
return __xchg_u64(ptr, x);
#endif
}
return x;
}
#define xnarch_atomic_xchg(ptr,x) \
({ \
__typeof__(*(ptr)) _x_ = (x); \
(__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr)));\
})
#define xnarch_memory_barrier() __asm__ __volatile__ ("sync" : : : "memory")
#define xnarch_read_memory_barrier() xnarch_memory_barrier() /* lwsync would do */
#define xnarch_write_memory_barrier() xnarch_memory_barrier()
#define cpu_relax() xnarch_memory_barrier()
#ifdef __powerpc64__
static __inline__ unsigned long
__do_cmpxchg(volatile unsigned long *p,
unsigned long old, unsigned long newval)
{
unsigned long prev;
__asm__ __volatile__ (
LWSYNC_ON_SMP
"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
cmpd 0,%0,%3\n\
bne- 2f\n\
stdcx. %4,0,%2\n\
bne- 1b"
ISYNC_ON_SMP
"\n\
2:"
: "=&r" (prev), "+m" (*p)
: "r" (p), "r" (old), "r" (newval)
: "cc", "memory");
return prev;
}
#else
static __inline__ unsigned long
__do_cmpxchg(volatile unsigned int *p,
unsigned long old, unsigned long newval)
{
unsigned int prev;
__asm__ __volatile__ (
LWSYNC_ON_SMP
"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
cmpw 0,%0,%3\n\
bne- 2f\n"
PPC405_ERR77(0,%2)
" stwcx. %4,0,%2\n\
bne- 1b"
ISYNC_ON_SMP
"\n\
2:"
: "=&r" (prev), "+m" (*p)
: "r" (p), "r" (old), "r" (newval)
: "cc", "memory");
return prev;
}
#endif
#include <asm/xenomai/features.h>
static __inline__ unsigned long
xnarch_atomic_cmpxchg(xnarch_atomic_t *p,
unsigned long old, unsigned long newval)
{
return __do_cmpxchg(&p->counter, old, newval);
}
#endif /* __KERNEL__ */
typedef unsigned long atomic_flags_t;
#endif /* !_XENO_ASM_POWERPC_ATOMIC_H */
|